

#### **Project Overview**

- Design, synthesize, and simulate a simple microprocessor in Verilog
- Combinational and sequential logic circuits
- Hardware and software
- Hardwired control
- Bus architecture

#### **Overall Structure**



Tri-state buffers are needed for bus drivers



# **System Specification**

- Single thread
- 16-bit Data bus
- 16-bit Address bus
- Program memory and data memory are mapped into single address space
- Primary inputs: data (16-bit), clock, reset, MFC
- Primary outputs: data (16-bit), address (16-bit), R/W, EN
- Virtual memory module

# **Virtual Memory Map**



# **Components and Control Signals**

- IR: 16-bit, "In", "*Out*"
- GPR: 16-bit, "In", "Out"
- PC: 16-bit, "Out", "Inc"
- MAR: 16-bit, "In", "Out"
- MDR: 16-bit, "In-uP", "In-Mem", "Out-uP", "Out-Mem"
- ALU: "In1", "In2", "Out", Add, Sub, Not, And, Or, Xor, Xnor



#### **Instruction Set**

- Mov Ri, Rj
- Add Ri, Rj
- Addi Ri, #
- Sub Ri, Rj
- Subi Ri, #
- Not Ri
- And Ri, Rj
- Or Ri, Rj
- Xor Ri, Rj
- Xnor Ri, Rj
- Movi Ri, #
- Load (Ri), Rj
- Store Ri, (Rj)



- OpCode: 4 bits
- Parameter 1: 6 bits
- Parameter 2: 6 bits

#### **Hardwired Control Example**

- Add R1, R2
- 1. PC Out, MAR In
- 2. MAR Out, R/W = 1, EN
- 3. Wait for MFC
- 4. MDR In-Mem
- 5. MDR Out-uP, IR In
- 6. R1 Out, ALU Input-Reg1 In, PC Inc
- 7. R2 Out, ALU Input-Reg2 In
- 8. Add, ALU Output-Reg In
- 9. ALU Output-Reg Out, R1 In



# **Flexibility**

- Additional instructions/addressing modes
- Other hardware blocks
- # of registers
- # of clock cycles for each operation

# Divide-and-Conquer #1

**ALU** 



# **ALU**

Add

0000000

Sub

Not

And

Or

Xor

**Xnor** 

Unsigned binary
No overflow detection



#### Final Project Step #1: ALU

- Design an ALU following the specification
- Simulate in ModelSim to ensure the functionality using a testbench that covers everything
- Synthesize the designed ALU in Design Vision
- Simulate the synthesized netlist
- Write a simple project report (code, testbench, conclusion)

Due date: Oct. 31

# **Divide-and-Conquer #2**

Registers and Program Counter

# Registers

- All registers are D-flip flops
- Edge-sensitive
- All registers driving the bus need to have tri-state buffers at their outputs
- MAR is uni-directional
- MDR is bi-directional
- Use one register to handle each direction



# **Program Counter**

- 16-bit counter
- Need tri-state buffer at the output
- Inputs include reset and increment control signal

#### Final Project Step #2: Registers and PC

- Design registers and PC following the specification
- Simulate in ModelSim to ensure the functionality using a testbench that covers everything
- Synthesize the design in Design Vision
- Simulate the synthesized netlist
- Write a simple project report (code, testbench, conclusion)
- Due date: next Monday (Nov. 7)

# **Divide-and-Conquer #3**

**Instruction Decoder** 





#### **Instruction Set**

- Mov Ri, Rj
- Add Ri, Rj
- Addi Ri, #
- Sub Ri, Rj
- Subi Ri, #
- Not Ri
- And Ri, Rj
- Or Ri, Rj
- Xor Ri, Rj
- Xnor Ri, Rj
- Movi Ri, #
- Load (Ri), Rj
- Store Ri, (Rj)



- OpCode: 4 bits
- Parameter 1: 6 bits
- Parameter 2: 6 bits

opcode Parameter 1 Parameter 2

MOV 0100

R1 000001

R2 000011

MOV R1, R2

0100 000001 000011

opcode Parameter 1 #

MOVI 0101

R2 000011

MOVI R2, #3A

0101 000011 111010

#### Final Project Step #3: IR and ID

- Design the instruction registers and decoder following the specification
- Simulate in ModelSim to ensure the functionality using a testbench
- Synthesize the design in Design Vision
- Simulate the synthesized netlist
- Write a simple project report (instruction/registerto-machine code mapping, design code, testbench, conclusion)
- Due date: this Friday (Nov. 11)



**FSMs** 

#### **FSMs**

- For each instruction, a sequence of control signals needs to be generated – finite state machine
- At each active clock edge, some control signals need to switch to either logic 1 or logic 0
- Theoretically, each instruction has its own FSM
- However, some are very similar so sharing is possible

#### **Instruction Set**

- Mov Ri, Rj
- Add Ri, Rj
- Addi Ri, #
- Sub Ri, Rj
- Subi Ri, #
- Not Ri
- And Ri, Rj
- Or Ri, Rj
- Xor Ri, Rj
- Xnor Ri, Rj
- Movi Ri,#
- Load (Ri), Rj
- Store Ri, (Rj)



- OpCode: 4 bits
- Parameter 1: 6 bits
- Parameter 2: 6 bits

# Detailed Hardwired Control Step Example

- Add R1, R2
- 1. PC Out, MAR In
- 2. <u>MAR Out</u>, R/ W= 1, EN (PC Out and MAR In are deasserted)
- 3. Wait for MFC
- 4. MDR In-Mem (<u>MAR Out</u> is deasserted)
- 5. MDR Out-uP, IR In (MDR In-Mem and EN are deasserted)
- 6. R1 Out, ALU Input-Reg1 In, PC Inc (MDR Out-uP and IR In are deasserted)
- 7. R2 Out, ALU Input-Reg2 In (R1 Out, ALU Input-Reg1 In, and PC Inc are deasserted)
- 8. Add, <u>ALU Output-Reg In</u> (R2 Out, ALU Input-Reg2 In, and PC Inc are deasserted)
- 9. ALU Output-Reg Out, R1 In (<u>ALU</u> Output-Reg In is deasserted)
- 10. PC Out, MAR In (R1 in is deasserted)



# **FSMs**

- Important: design STG first before designing FSM
- Design FSMs based on the corresponding STG
- Synchronized by clock
- After pulling a control signal to active, remember to deactivate it later
- Make sure the order of activating/deactivating signals is correct
- Make sure the setup time and hold time are satisfied
- Functionality is more important than optimization

# **FSMs**

- Instruction fetch
- Register-based ALU operations (ADD/SUB/AND/OR/NOT/XOR/XNOR)
- Immediate data-based ALU operations (ADDI/SUBI)
- Memory access (Load/Store)
- MOV
- MOVI

#### Final Project Step #4: FSM

- Determine the number of FSMs to be designed
- Design STG for each FSM
- Design all FSMs based on STGs
- Simulate in ModelSim to ensure the functionality using testbenches
- Synthesize the design in Design Vision
- Simulate the synthesized netlist
- Write a simple project report (code, testbench, conclusion)
- Due date #1: next Monday (Nov. 21)

# **Divide-and-Conquer #5**

Putting Everything Together



#### **Top-Level Design**

- Connect everything together using structural model
- Example XOR gate built from NOT, AND, and OR gates

```
module build_xor (a, b, c); input a, b; output c; wire c, a_not, b_not; not a_inv (a_not, a); not b_inv (b_not, b); and a1 (x, a_not, b); and a2 (y, b_not, a); or out (c, x, y); endmodule
```

# Bus

- Bidirectional either declare as inout or separate input and output in each module
- Declare bus as wire at top-level
- Bus gets its value at top-level, outside of all FSMs, based on the enable signals for all tristate buffers

#### A Sample Top-Level Code

- module TheGreatProcessor(mar\_out, mdr\_out,mdr\_in, En, RW, clk, reset, MFC);
- input clk, reset, MFC;
- input [15:0] mdr\_in;
- output [15:0] mar\_out, mdr\_out;
- output RW, En;
- wire[15:0] bus;
- wire RW, En;
- wire[5:0] sour, dest;
- wire [3:0] command, fsm;
- wire load1, load2, load3, ALU\_out, load\_mar, en4, load\_ir, inc\_PC, PC\_en, MFC, genload1, genload2, genload3, genload4, tr1, tr2, tr3, tr4, control, tricat;

- instructionFetch Fetching(load1, load2, load3, command, ALU\_out, En, loadfrom\_mem, loadto\_mem, en4, load\_mar, load\_ir, inc\_PC, PC\_en, RW, genload1, genload2, genload3, genload4, tr1, tr2, tr3, tr4, reset, clk, MFC, fsm, sour, dest, control, tricat);
- top\_level\_ALU alu(bus, bus, bus, ALU\_out, reset, clk, load1, load2, load3, command);
- top\_mar mar(mar\_out, bus, clk, reset, load\_mar);
- top\_MDR mdr(mdr\_out, bus, mdr\_in, bus, reset, loadto\_mem, loadfrom\_mem, clk, en4);
- top\_pccounter count(bus, reset, inc\_PC, PC en);
- IRregDecode decode(fsm, sour, dest, bus, reset, clk, load\_ir);
- N\_Registers regis(bus, bus, bus, bus, reset, clk, tr1, tr2, tr3, tr4, genload1, genload2, genload3, genload4, bus);
- topcat cats(bus, reset, control, sour, dest, clk, tricat);
- endmodule

#### **Another Sample of Top-Level Code**

- module uP(data in , data out , clk , reset , MFC , address , R W , EN); input clk, reset, MFC; input[15:0] data in: output R W, EN; output[15:0] data out, address; wire[15:0] bus, data out; wire R W, EN; wire inst\_fetch\_start , inst\_fetch\_done , mov\_start , mov\_done , movi\_start , movi done, ALU start, ALU done, ALUI start, ALUI done, LOAD start, LOAD done, STORE start, STORE done; wire rea1 in . rea1 out . rea2 in . rea2 out . rea3 in . rea3 out . rea4 in , req4 out; wire MOV RegB In , MOVI RegB In , ALU RegB In , ALUI RegB In , LOAD\_RegB\_In , MOV\_RegA\_Out , ALU\_RegA\_Out , ALU\_RegB\_Out ALUI\_RegB\_Out , LOAD\_RegA\_Out , STORE\_RegA\_Out , STORE RegB Out; wire MAR IN, MAR Out, INST MAR In, LOAD MAR In, STORE MAR In . INST MAR OUT . LOAD MAR OUT . STORE MAR Out; wire MDR In uP, MDR Out MEM, MDR In MEM, MDR Out uP, STORE\_MDR\_In\_uP, STORE\_MDR\_Out\_MEM, LOAD\_MDR\_In\_MEM, LOAD MDR Out up, INST MDR In MEM, INST MDR Out up; wire PC OUT, PC INC, IR IN, ID uP OUT MOV ID DATA Out ALU ID DATA OUT: wire ALU IN1, ALU IN2, ALU OUT, ALUI ALU In1, ALUI ALU In2, ALUI ALU OUT, ALU\_ALU\_In1, ALU\_ALU\_In2, ALU\_ALU\_OUT; wire inst EN, load EN, store EN, inst R W, load R W, store R W; wire[2:0] ALU op. FSM: wire[5:0] SRC, DST; wire[15:0] IR out data;
- //Components
  PC PC1(clk, PC\_OUT, PC\_INC, reset, bus);//DONE
  MAR MAR1(clk, MAR\_IN, MAR\_Out, reset, bus, address);//DONE
  MDR MDR1(clk, MDR\_In\_uP, MDR\_Out\_uP, MDR\_In\_MEM,
  MDR\_Out\_MEM, reset, bus, bus, data\_in, data\_out);//DONE
  IR IR1(clk, IR\_IN, reset, bus, IR\_out\_data);//DONE
  ALU ALU1(clk, ALU\_IN1, ALU\_IN2, ALU\_OUT, bus, ALU\_op, reset, bus);//DONE
  Register REG1(clk, reg1\_in, reg1\_out, reset, bus, bus);//DONE
  Register REG2(clk, reg2\_in, reg2\_out, reset, bus, bus);//DONE
  Register REG3(clk, reg3\_in, reg3\_out, reset, bus, bus);//DONE
  Register REG4(clk, reg4\_in, reg4\_out, reset, bus, bus);//DONE
  ID ID1(clk, ID\_uP\_OUT, IR\_out\_data, reset, FSM, SRC, DST, ALU\_op, bus);//DONE
  - //FSMs
    Inst\_Fetch Inst\_Fetch1(clk, MFC, reset, inst\_fetch\_start, PC\_OUT, INST\_MAR\_In, INST\_MAR\_Out, inst\_R\_W, inst\_EN, INST\_MDR\_In\_MEM, INST\_MDR\_Out\_uP, IR\_IN, PC\_INC, inst\_fetch\_done);
- MOV\_FSM MOV1(clk , reset , mov\_start , MOV\_RegA\_Out , MOV\_RegB\_In , mov\_done);//DONE
- MOVI\_FSM MOVI1(clk , reset , movi\_start , MOV\_ID\_DATA\_Out , MOVI\_ReqB\_In , movi\_done);//DONE
- ALU\_FSMALU\_FSM1(clk , reset , ALU\_start , ALU\_RegA\_Out , ALU\_RegB\_In , ALU\_RegB\_Out , ALU\_ALU\_In1 , ALU\_ALU\_In2 , ALU\_ALU\_OUT , ALU\_done);//DONE
- ALUI\_FSM ALUI\_FSM1(clk, reset, ALUI\_start, ALU\_ID\_DATA\_OUT, ALUI\_RegB\_In, ALUI\_RegB\_Out, ALUI\_ALU\_In1, ALUI\_ALU\_In2, ALUI\_ALU\_OUT, ALUI\_done);//DONE
- Load\_FSM Load1(clk, MFC, reset, LOAD\_start, LOAD\_MAR\_In, LOAD\_MAR\_Out, load\_R\_W, load\_EN, LOAD\_MDR\_In\_MEM, LOAD\_MDR\_Out\_uP, LOAD\_RegA\_Out, LOAD\_RegB\_In, LOAD\_done);//DONE
- STORE\_FSM Store1(clk, MFC, reset, STORE\_start, STORE\_MAR\_In, STORE\_MAR\_Out, store\_R\_W, store\_EN, STORE\_MDR\_In\_uP, STORE\_MDR\_Out\_MEM, STORE\_RegA\_Out, STORE\_RegB\_Out, STORE\_done);//DONE
- assign inst\_fetch\_start = (mov\_done || movi\_done || ALU\_done || ALUI\_done || TOAD\_done || STORE\_done)? 1:0;

#### **Another Sample Top-Level Code (Cont')**

- assign reg1\_in = ((MOV\_RegB\_In ||MOVI\_RegB\_In || ALU\_RegB\_In || ALUI\_RegB\_In || LOAD\_RegB\_In) && DST == 0)?1:0;
- assign reg2\_in = ((MOV\_RegB\_In ||MOVI\_RegB\_In ||
  ALU\_RegB\_In || ALUI\_RegB\_In || LOAD\_RegB\_In) && DST ==
  1)?1:0;
- assign reg3\_in = ((MOV\_RegB\_In ||MOVI\_RegB\_In ||
  ALU\_RegB\_In || ALUI\_RegB\_In ||LOAD\_RegB\_In) && DST ==
  2)?1:0;
- assign reg4\_in = ((MOV\_RegB\_In ||MOVI\_RegB\_In || ALU\_RegB\_In || ALUI\_RegB\_In ||LOAD\_RegB\_In) && DST == 3)?1:0;
- assign reg4\_out = (((ALU\_RegB\_Out || ALUI\_RegB\_Out ||
  STORE\_RegB\_Out) && DST == 3) || ((MOV\_RegA\_Out ||
  ALU\_RegA\_Out || LOAD\_RegA\_Out || STORE\_RegA\_Out) &&
  SRC == 3))?1:0;
- assign reg3\_out = (((ALU\_RegB\_Out || ALUI\_RegB\_Out ||
  STORE\_RegB\_Out) && DST == 2) || ((MOV\_RegA\_Out ||
  ALU\_RegA\_Out || LOAD\_RegA\_Out || STORE\_RegA\_Out) &&
  SRC == 2))?1:0;
- assign reg2\_out = (((ALU\_RegB\_Out || ALUI\_RegB\_Out ||
  STORE\_RegB\_Out) && DST == 1) || ((MOV\_RegA\_Out ||
  ALU\_RegA\_Out || LOAD\_RegA\_Out || STORE\_RegA\_Out) &&
  SRC == 1))?1:0;
- assign reg1\_out = (((ALU\_RegB\_Out || ALUI\_RegB\_Out || STORE\_RegB\_Out) && DST == 0) || ((MOV\_RegA\_Out || ALU\_RegA\_Out || LOAD\_RegA\_Out || STORE\_RegA\_Out) && SRC == 0 ))?1:0;

```
assign MAR IN = (INST MAR In || LOAD MAR In ||
STORE MAR In)? 1:0;
  assign MAR Out = (INST_MAR_Out || LOAD_MAR_Out ||
STORE MAR Out)? 1:0;
  assign MDR In uP = (STORE MDR In uP)? 1:0;
  assign MDR In MEM = (LOAD MDR In MEM ||
INST MDR In MEM)? 1:0;
  assign MDR Out uP = (LOAD MDR Out uP ||
INST MDR Out uP)? 1:0;
  assign MDR Out MEM = (STORE MDR Out MEM)? 1:0;
  assign ALU IN1 = (ALUI ALU In1 || ALU ALU In1)? 1:0;
  assign ALU IN2 = (ALUI ALU In2 || ALU ALU In2)? 1:0;
  assign ALU OUT = (ALUI ALU OUT || ALU ALU OUT)?
1:0;
  assign ID uP OUT = (MOV ID DATA Out ||
ALU IĎ DATA OUT)? 1:0:
  assign mov start = (FSM == 2 && inst fetch done)? 1:0;
  assign movi start = (FSM == 3 && inst fetch done)? 1:0;
  assign ALU start = (FSM == 0 && inst fetch done)? 1:0;
  assign ALUI start = (FSM == 1 && inst fetch done)? 1:0;
  assign LOAD start = (FSM == 4 && inst fetch done)? 1:0;
  assign STORE start = (FSM == 5 && inst fetch done)? 1:0;
  assign EN = (inst EN || load EN || store EN)? 1:0;
```

assign R W = (inst R W && inst EN) || (load R W &&

load EN) || (store R W && store EN);

endmodule

#### **Memory**

- Memory block is a FSM located in either your testbench or a separate module
- Inputs: R/W, EN, Addr, Data In (optional clock)
- Outputs: Data Out, MFC (memory function complete)
- Two types of operations: read and write
- MFC signal needs to be generated for both operation types
- The delay between the EN signal becomes active and the raise of MFC signal is flexible
- Don't forget to drop MFC signal
- The contents of memory can be a behavioral code with pre-loaded machine codes corresponding to addresses

#### **A Sample Memory Module**

module mainmemory(Dataout, MFC, EN, addr, datain, RW);
input EN, RW;
input[15:0] addr, datain;
output [15:0] Dataout;
output MFC;
reg [15:0] Dataout, memorycell;
reg MFC;
always@(posedge EN)
begin
if(RW==1) begin

```
case(addr)
 16'b0000000000000000: Dataout =
16'b1011001001000001:
 16'b000000000000001: Dataout =
16'b0110000001111110;
 16'b0000000000000010: Dataout =
16'b0001000001000011;
 16'b000000000000011: Dataout =
16'b0101000001000111;
 16'b0000000000000100: Dataout =
16'b1001000001000011;
 16'b000000000000101: Dataout =
16'b01100000011111111;
 16'b0000000000000110: Dataout =
16'b1101000011000001;
 16'b000000000000111: Dataout =
16'b1100000001000010;
 default: Dataout = memorycell;
   endcase
    end
   else memorycell = datain;
    #5 MFC = 1:
   end
   always@(negedge EN)
    MFC = 0:
   endmodule
```

#### A Sample Memory-in-Testbench Code

```
//uP TestBench
module uP Test;
reg clk, reset, MFC;
reg[15:0] data in;
wire R W, EN;
wire[15:0] data out,address;
reg[15:0] mem[65535:0]; //65535 = FFFF(hex)
integer x;
uP test(data in, data_out, clk, reset, MFC, address, R_W,
EN);
initial
begin
 for(x =0; x<65536; x=x+1)begin
 mem[x] = 16'b0;
 end
 mem[0] = 16'b0001000000111110; //MOVI R0, #3E
 mem[1] = 16'b110100000000001; //MOV R0, R1
 mem[2] = 16'b1001000111000001; //ADDI R1, #7
 mem[3] = 16'b1010000100000000; //SUBI R0, #4
 mem[4] = 16'b011100000000001; //XOR R0, R1
 mem[5] = 16'b010000000000000; //INV R0
 mem[6] = 16'b1100000001000000; //STORE R1, (R0)
 mem[7] = 16'b1011000000000010; //LOAD (R0), R2
```

```
clk = 0;
reset = 1;
 MFC = 0:
data in = 16'bz;
 @(negedge clk) reset = 0;
always begin
#5000 clk = ~clk;
 end
 always @(address)
 begin
  if(EN)
  begin
    if(R W)
    begin
      data in = mem[address];
      #5000 MFC = 1;
      #10000 MFC = 0:
    end
    else
    begin
      mem[address] = data out;
      #5000 MFC = 1:
      #10000 MFC = 0:
    end
  end
  else
  data in = 16'bz;
 end
endmodule
```

#### **Sample Test Program**

- MOVI R2, #3D
- SUBI R2, #9
- MOV R3, R2
- MOVI R1, #15
- XOR R1, R2
- INV R1
- STORE R3, (R1)
- LOAD (R1), R0

# **How to Debug**

- Simulate each individual block to make sure all of them work as planned
- After system-level simulation, monitor all inputs and outputs of every block
- Analyze these signals to see what the problem is, e.g.,
- Reset doesn't work as expected
- multiple FSMs are active at the same time
- control signal sequence is not correct
- data/control timing is wrong
- > PC doesn't increment
- something is holding the bus
- a register is always latching new data
- next instruction fetch never happens
- memory doesn't give the correct instruction back
- Fix the problem

#### **Final Project Report**

- Project objective
- Design methodology of each block
- Instruction set with machine code assignments
- Other assumptions made
- Synthesis process
- Simulation method translate the program into machine code
- Result (simulation waveform screenshot) need transactions on bus
- Analysis and conclusion explain the waveforms
- Source code (pre- and post-synthesis file, testbench)
- Due date: December 8 at midnight (before the 9<sup>th</sup>), email your report to <u>idi@uark.edu</u> in either Word or PDF format